## **Laurel Electronics Co., Ltd.**

# LCD Module Specification

Model No.: LG192962-FFDWH6V-V33

## **Table of Contents**

| 1. BASIC SPECIFICATIONS ······                                     | 2 |
|--------------------------------------------------------------------|---|
| 2. ABSOLUTE MAXIMUM RATINGS ······                                 | 4 |
| 3. ELECTRICAL CHARACTERISTICS ······                               | 4 |
| 4. DISPLAY CONTROL COMMANDS ······ 1                               | 1 |
| 5. CONNECTION WITH MPU ······· 1                                   | 3 |
| 6. INITIALIZATION AND POWER OFF ·································· | 6 |
| 7. ELECTRO-OPTICAL CHARACTERISTICS ······· 1                       | 7 |
| 8. DIMENSIONAL OUTLINE ······ 1                                    | 8 |
| 9. LCD MODULE NUMBERING SYSTEM ······· 1                           | 9 |
| 10. PRECAUTIONS FOR USE OF LCD MODULE 2                            | 0 |

#### **RECORD OF REVISION**

| Rev. | Date       | Page | Item | Description |
|------|------------|------|------|-------------|
| 0.1  | 2016/08/05 | -    | -    | New release |
|      |            |      |      |             |

## 1. BASIC SPECIFICATIONS

#### 1.1 Features

| Item                      | Specifications                                                       | Unit    |
|---------------------------|----------------------------------------------------------------------|---------|
| Display Format            | 192 x 96                                                             | dot     |
| LCD Type                  | FSTN - Positive - Transflective Black characters on white background | -       |
| Driving Method            | 1/96 Duty, 1/11 Bias                                                 | -       |
| Viewing Direction         | 6                                                                    | O'clock |
| Backlight & Color         | LED, white color                                                     | -       |
| Outline Dimension (WxHxT) | 87.0 x 57.0 x 9.5                                                    | mm      |
| Viewing Area (WxH)        | 70.0 x 37.0                                                          | mm      |
| Active Area (WxH)         | 65.26 x 32.62                                                        | mm      |
| Dot Pitch (WxH)           | 0.34 x 0.34                                                          | mm      |
| Dot Size (WxH)            | 0.32 x 0.32                                                          | mm      |
| Weight                    | 42                                                                   | g       |
| Controller                | UC1638c (COG)                                                        | -       |
| Interface                 | 8080/6800 8-bit parallel, 4/3-wire SPI and I <sup>2</sup> C          | -       |
| Power Supply (VDD)        | 3.0 to 3.6                                                           | V       |

## 1.2 Block Diagram



1.3 Terminal Functions (CN1: Thru-holes; CN2: FFC)

| Pin No. | Symbol       | Level      |                                                                                                                                                                                                                                 | noies; CNZ:                                                                                                                   | Functi        | on           |                                                      |       |  |
|---------|--------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------|--------------|------------------------------------------------------|-------|--|
| 1       | Vss          | 0V         | Ground                                                                                                                                                                                                                          | Ground                                                                                                                        |               |              |                                                      |       |  |
| 2       | VDD          | 3V to 3.6V | Power su                                                                                                                                                                                                                        | Power supply for logic                                                                                                        |               |              |                                                      |       |  |
| 3       | LEDA         | 3.3V       | Power su                                                                                                                                                                                                                        | Power supply for LED backlight. LEDK is connected to Vss on PCB. Refer to section 3.8 to 3.9                                  |               |              |                                                      |       |  |
| 4       | CD           | H/L        | "L": D0 to                                                                                                                                                                                                                      | nstruction selection of D7 are Instruction I <sup>2</sup> C mode, CD                                                          | uction code   |              | ′ are display d<br>VSS.                              | ata   |  |
| 5       | /CS          | L          | Chip sele                                                                                                                                                                                                                       | ection signal.                                                                                                                | Active "L".   |              |                                                      |       |  |
| 6       | /RST         | L          | Reset si                                                                                                                                                                                                                        | gnal. Active "L                                                                                                               | "             |              |                                                      |       |  |
| 7       | D0           |            |                                                                                                                                                                                                                                 | Bi-directional bus for both serial and parallel host interfaces. In serial modes, connect D0 to SCK, D3 to SDAI for write and |               |              |                                                      |       |  |
| 8       | D1           |            | D[5:4] to                                                                                                                                                                                                                       |                                                                                                                               | ad. SDI and S | DO may be o  | connected toge                                       | ether |  |
| 9       | D2           |            |                                                                                                                                                                                                                                 | BM[1:0]=1x                                                                                                                    | BM[1:0]=00    | BM[1:0]=01   | BM[1:0]=00                                           |       |  |
|         |              |            | D0                                                                                                                                                                                                                              | 8-bit parallel<br>D0                                                                                                          | S8<br>SCK     | S9<br>SCK    | I <sup>2</sup> C<br>SCK                              |       |  |
| 10      | D3           |            | D1                                                                                                                                                                                                                              | D1                                                                                                                            | 0             | 1            | 1                                                    |       |  |
| 4.4     | 5.4          | H/L        | D2                                                                                                                                                                                                                              | D2                                                                                                                            | _             | _            | _                                                    |       |  |
| 11      | D4           |            | D3                                                                                                                                                                                                                              | D3                                                                                                                            | SDAI          | SDAI         | SDAI                                                 |       |  |
| 12      | D5           |            | D4                                                                                                                                                                                                                              | D4                                                                                                                            | SDAO          | SDAO         | SDAO                                                 |       |  |
| 12      | D3           |            | D5                                                                                                                                                                                                                              | D5                                                                                                                            | SDAO          | SDAO         | SDAO                                                 |       |  |
| 13      | D6           |            | D6                                                                                                                                                                                                                              | D6                                                                                                                            | ACK*          | ACK*         | _                                                    |       |  |
| 10      | D0           |            | D7                                                                                                                                                                                                                              | D7                                                                                                                            | ACK*          | ACK*         | _                                                    | ]     |  |
| 14      | D7           |            |                                                                                                                                                                                                                                 | unused pins<br>ledgement, le                                                                                                  |               | not used     |                                                      |       |  |
| 15      | /WR<br>(R/W) | H/L        | R/W sigr                                                                                                                                                                                                                        | nal for 6800 se                                                                                                               | eries MPU. R  | /W="H": Read | sing edge of /\<br>l; R/W="L": Wr<br>it to VSS or ke | rite. |  |
| 16      | /RD<br>(E)   | H/L        | /RD signal for 8080 series MPU. Read data when /RD is "L". Enable signal for 6800 series MPU. Read data when E is "H", write data at falling edge of E. In serial modes, /RD(E) is not used, connect it to VSS or keep it open. |                                                                                                                               |               |              |                                                      |       |  |
| 17-20   | NC           | -          | No conn                                                                                                                                                                                                                         | ection                                                                                                                        |               |              |                                                      |       |  |

Note: /WR(R/W) and /RD(E) signals are pulled to VSS by on-board 100K $\Omega$  resistors. These terminals can be kept open in serial interface mode.

### 1.4 Set Bus Mode by on Board Jumpers and D1

The interface bus mode is determined by BM[1:0] and D1 levels. The relationship between jumper status, BM[1:0] level, D1 level and interface bus mode is below.

| J  | umper | Status | (C=C | lose; C | )=Ope | n) | BM[1:0] | D1    | Interface Bus Mode            |
|----|-------|--------|------|---------|-------|----|---------|-------|-------------------------------|
| J2 | J3    | J4     | J5   | J6      | J7    | J8 | Level   | Level | interface bus Mode            |
| 0  | 0     | 0      | 0    | С       | C     | 0  | 10      | 1     | 8080 8-bit < Default>         |
| 0  | 0     | 0      | С    | 0       | С     | 0  | 11      | 1     | 6800 8-bit                    |
| 0  | 0     | 0      | 0    | С       | 0     | С  | 00      | 0     | 4-wire SPI (S8)               |
| 0  | 0     | 0      | С    | 0       | 0     | С  | 01      | 1     | 3-wire SPI (S9)               |
| 0  | 0     | 0      | 0    | С       | 0     | С  | 00      | 1     | 2-wire SPI (I <sup>2</sup> C) |

#### 2. ABSOLUTE MAXIMUM RATINGS

| Item                   | Symbol | Min. | Max.    | Unit |
|------------------------|--------|------|---------|------|
| Supply Voltage (Logic) | VDD    | -0.3 | 4.0     | V    |
| LCD Generated Voltage  | VLCD   | -0.3 | 19.8    | V    |
| Input Voltage          | VIN    | -0.4 | VDD+0.5 | V    |
| Operating Temperature  | Topr   | -20  | +70     | °C   |
| Storage Temperature    | Tstg   | -30  | +80     | °C   |

Cautions: Stresses above those listed as 'absolute maximum ratings' may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### 3. ELECTRICAL CHARACTERISTICS

#### 3.1 DC Characteristics (Ta=25°C)

| Item                       | Symbol | Condition              | Min.   | Тур. | Max.   | Unit     |
|----------------------------|--------|------------------------|--------|------|--------|----------|
| Supply Voltage (Logic)     | VDD    |                        | 3.0    | 3.3  | 3.6    | <b>V</b> |
| Charge Pump Output Voltage | VLCD   |                        | -      | 13.5 | -      | ٧        |
| Input Low Voltage          | VIL    |                        | 0      | -    | 0.2VDD | ٧        |
| Input High Voltage         | VIH    |                        | 0.8VDD | -    | VDD    | ٧        |
| Output Low Voltage         | VOL    |                        | 0      | -    | 0.2VDD | V        |
| Output High Voltage        | VOH    |                        | 0.8VDD | -    | VDD    | ٧        |
| Supply Current (B/W mode)  | IDD    | VDD=3.3V<br>VLCD=13.5V | -      | 0.9  | 1.4    | mA       |

## 3.2 Parallel Bus Timing Characteristics (8080 Series MPU, VDD=3.0V to 3.6V, Ta=25°C)

| Description                                  |                   | Signal     | Symbol            | Condition | Min.       | Max.     | Unit |
|----------------------------------------------|-------------------|------------|-------------------|-----------|------------|----------|------|
| Address setup time Address hold time         |                   | CD         | tas80<br>tah80    |           | 15<br>20   | -        |      |
| Chip select setup time Chip select hold time |                   | /CS        | tcssa80<br>tcsh80 |           | 5<br>5     | -        |      |
| System cycle time                            | (read)<br>(write) |            | tCY80             |           | 430<br>280 | -        |      |
| Low pulse width                              | (read)<br>(write) | /WR<br>/RD | tpwr80<br>tpww80  |           | 200<br>125 | -        | ns   |
| High pulse width                             | (read)<br>(write) |            | tHPW80            |           | 200<br>125 | -        |      |
| Data setup time<br>Data hold time            |                   | D0 to D7   | tDS80<br>tDH80    |           | 45<br>10   | -        |      |
| Read access time Output disable time         |                   | D0 to D7   | tacc80<br>tod80   | CL=100pF  | -<br>100   | 200<br>- |      |



Parallel Bus Timing Characteristics (for 8080 MPU)

## 3.3 Parallel Bus Timing Characteristics (6800 Series MPU, VDD=3.0V to 3.6V, Ta=25°C)

| Description                             | on                | Signal    | Symbol            | Condition | Min.       | Max. | Unit |
|-----------------------------------------|-------------------|-----------|-------------------|-----------|------------|------|------|
| Address setup time<br>Address hold time |                   | CD<br>R/W | tAS68<br>tAH68    |           | 15<br>20   | -    |      |
| Chip select setup tin                   |                   | /CS       | tCSSA68<br>tCSH68 |           | 5<br>5     | -    |      |
| System cycle time                       | (read)<br>(write) |           | tCY68             |           | 430<br>280 | -    |      |
| Pulse width                             | (read)            | E         | tPWR68            |           | 200        | -    | 20   |
| Pulse width                             | (write)           |           | tPWW68            |           | 125        | -    | ns   |
| Low pulse width                         | (read)<br>(write) |           | tLPW68            |           | 200<br>125 | -    |      |
| Data setup time<br>Data hold time       |                   | D0 to D7  | tDS68<br>tDH68    |           | 45<br>10   | -    |      |
| Read access time Output disable time    |                   | D0 to D7  | tacc68<br>tod68   | CL=100pF  | -<br>100   | 200  |      |



Parallel Bus Timing Characteristics (for 6800 MPU)

## 3.4 Serial Bus Timing Characteristics (S8 Mode, VDD=3.0V to 3.6V, Ta=25°C)

| Description                                  | Signal | Symbol            | Condition | Min.       | Max.     | Unit |
|----------------------------------------------|--------|-------------------|-----------|------------|----------|------|
| Address setup time                           | CD     | tass8             |           | 0          | -        |      |
| Address hold time                            | CD     | tans8             |           | 15         | -        |      |
| Chip select setup time Chip select hold time | /CS    | tcssas8<br>tcshs8 |           | 5<br>15    | -        |      |
| System cycle time (read) (write)             |        | tcys8             |           | 430<br>220 | -        |      |
| Low pulse width (read) (write)               | SCK    | tLPWS8            |           | 200<br>95  | -        | ns   |
| High pulse width (read) (write)              |        | thpws8            |           | 200<br>95  | -        |      |
| Data setup time Data hold time               | CDA    | tdss8<br>tdhs8    |           | 25<br>15   | -        |      |
| Read access time Output disable time         | - SDA  | taccs8<br>tods8   | CL=100pF  | -<br>30    | 200<br>- |      |



Serial Bus Timing Characteristics (for S8)

## 3.5 Serial Bus Timing Characteristics (S9 Mode, VDD=3.0V to 3.6V, Ta=25°C)

| Description                                  | Signal | Symbol            | Condition | Min.       | Max.     | Unit |
|----------------------------------------------|--------|-------------------|-----------|------------|----------|------|
| Chip select setup time Chip select hold time | /CS    | tcssas9<br>tcshs9 |           | 5<br>15    | -        |      |
| System cycle time (read) (write)             |        | tcys9             |           | 430<br>220 | -        |      |
| Low pulse width (read) (write)               | SCK    | tLPWS9            |           | 200<br>95  | -        | 20   |
| High pulse width (read) (write)              |        | tHPWS9            |           | 200<br>95  | -        | ns   |
| Data setup time Data hold time               | 0.04   | tdss9<br>tdhs9    |           | 25<br>15   | -        |      |
| Read access time Output disable time         | SDA    | taccs9<br>tods9   |           | -<br>30    | 200<br>- |      |



Serial Bus Timing Characteristics (for S9)

## 3.6 Serial Bus Timing Characteristics (I<sup>2</sup>C Mode, VDD=3.0V to 3.6V, Ta=25°C)

| Description                                    | Signal | Symbol   | Condition | Min. | Max. | Unit |
|------------------------------------------------|--------|----------|-----------|------|------|------|
| SCK cycle time (read)                          |        | tcy12C   |           | 530  | _    |      |
| (write)                                        |        | torizo   |           | 230  | _    |      |
| Low pulse width (read)                         | SCK    | tLPWI2C  |           | 250  |      |      |
| (write)                                        | SCK    | LLPVVI2C |           | 100  | 1    |      |
| High pulse width (read)                        |        | thpwi2C  |           | 250  |      |      |
| (write)                                        |        |          |           | 100  | _    |      |
| Data setup time                                |        | tDSI2C   |           | 55   |      | ns   |
| Data hold time                                 |        | tDHI2C   |           | 10   | -    |      |
| START setup time                               | 0014   | tsstai2c |           | 10   |      |      |
| START hold time                                | SCK    | thstai2C |           | 55   | -    |      |
| STOP setup time                                | SDA    | tsstoi2c |           | 10   | -    |      |
| Bus free time between STOP and START condition |        | tBUF     |           | 75   | -    |      |

Note: The rising time and the falling time are stipulated to be equal to or less than 15ns.



Serial Bus Timing Characteristics (for I<sup>2</sup>C)

#### 3.7 Reset Characteristics (VDD=3.0V to 3.6V, Ta=25°C)

| Description                          | Signal | Symbol | Condition | Min. | Max. | Unit |
|--------------------------------------|--------|--------|-----------|------|------|------|
| Reset low pulse width                | /RST   | trw    |           | 5    | -    | ms   |
| Reset to internal status pulse delay | /RST   | tr     |           | 10   | -    | us   |
| Wait before power down               | /RST   |        |           | 1    | -    | ms   |



**Reset Characteristics** 

## 3.8 LED Backlight Characteristics (Ta=25°C)

| Item            | Symbol | Condition | Min. | Тур. | Max. | Unit |  |  |
|-----------------|--------|-----------|------|------|------|------|--|--|
| Forward Voltage | Vf     |           | 2.9  | 3.0  | 3.2  | ٧    |  |  |
| Forward Current | lf     | Vf=3.0V   | -    | 40   | -    | mA   |  |  |
| Color           | White  |           |      |      |      |      |  |  |

## 3.9 Power Supply for Logic and LED Backlight



RL (internal) and RE (external) are the current limiting resistors for LED backlight

| VLED          | Jumper Status | RE Value             | Remark  |
|---------------|---------------|----------------------|---------|
| 3.3V          | J1 open       | 0Ω                   | Default |
| 5V            | J1 open       | (5V – 3.3V)/40mA=43Ω | -       |
| Other voltage | J1 open       | (VLED – 3.3V)/40mA   |         |

## 4. DISPLAY CONTROL COMMANDS

The following is a list of host commands supported by UC1638c.

C/D=0: Control, C/D=1: Data; W/R=0: Write Cycle, W/R=1: Read Cycle D7-D0=#: Useful Data Bits, D7-D0=-: Don't Care

|    | Command                               | C/D | W/R | D7  | D6    | D5 | D4  | D3  | D2    | D1 | D0 | Action             | Default   |  |
|----|---------------------------------------|-----|-----|-----|-------|----|-----|-----|-------|----|----|--------------------|-----------|--|
|    | Write Data Byte                       | 0   | 0   | 0   | 0     | 0  | 0   | 0   | 0     | 0  | 1  |                    |           |  |
| 1  | (multiple-byte                        | 1   | 0   | #   | #     | #  | #   | #   | #     | #  | #  | Write byte by byte | N/A       |  |
|    | command)                              | :   | :   | :   | :     | :  | :   | :   | :     | :  | :  |                    |           |  |
|    | Read Data Byte                        | 0   | 0   | 0   | 0     | 0  | 0   | 0   | 0     | 1  | 0  |                    |           |  |
| 2  | (multiple-byte command)               | 1   | 1   | #   | #     | #  | #   | #   | #     | #  | #  | Read byte by byte  | N/A       |  |
|    | Command)                              | :   | :   | :   | :     | :  | :   | :   | :     | :  | :  |                    |           |  |
|    | 0-4-04-4                              | 0   | 0   | 0   | 0     | 0  | 0   | 0   | 0     | 1  | 1  |                    |           |  |
| 3  | Get Status (triple-byte command)      | 1   | 1   | POR | MX    | MY | PID | DE  | WS    | MD | MS | Get Status         | N/A       |  |
|    |                                       | 1   | 1   | Ver | [1:0] |    | Ī   | PMC | [5:0] | П  |    |                    |           |  |
| 4  | Set Column Address                    | 0   | 0   | 0   | 0     | 0  | 0   | 0   | 1     | 0  | 0  | Set CA[7:0]        | 00H       |  |
|    | (double-byte command)                 | 1   | 0   | #   | #     | #  | #   | #   | #     | #  | #  |                    |           |  |
| 5  | Set Temperature<br>Compensation       | 0   | 0   | 0   | 0     | 1  | 0   | 0   | #     | #  | #  | Set TC[2:0]        | 100b      |  |
| 6  | Set Pump Control                      | 0   | 0   | 0   | 0     | 1  | 0   | 1   | 1     | 0  | #  | Set PC[0]          | 1b        |  |
| 7  | Set Adv. Program Control (double-byte | 0   | 0   | 0   | 0     | 1  | 1   | 0   | R     | R  | R  | R=0 to 5           | N/A       |  |
|    | command)                              | 1   | 0   | #   | #     | #  | #   | #   | #     | #  | #  | Set APC[R][7:0]    | IN/A      |  |
| 8  | Set Scroll Line LSB                   | 0   | 0   | 0   | 1     | 0  | 0   | #   | #     | #  | #  | Set SL[3:0]        | 0H        |  |
| Ů  | Set Scroll Line MSB                   | 0   | 0   | 0   | 1     | 0  | 1   | #   | #     | #  | #  | Set SL[7:4]        | 0H        |  |
| 9  | Set Page Address LSB                  | 0   | 0   | 0   | 1     | 1  | 0   | #   | #     | #  | #  | Set PA[3:0]        | 0H        |  |
|    | Set Page Address MSB                  | 0   | 0   | 0   | 1     | 1  | 1   | 0   | 0     | #  | #  | Set PA[5:4]        | 0H        |  |
| 10 | Set V <sub>BIAS</sub> Potentiometer   | 0   | 0   | 1   | 0     | 0  | 0   | 0   | 0     | 0  | 1  | Set PM[7:0]        | 54H       |  |
|    | (double-byte command)                 | 1   | 0   | #   | #     | #  | #   | #   | #     | #  | #  | oct. m[o]          |           |  |
| 11 | Set Partial Display Control           | 0   | 0   | 1   | 0     | 0  | 0   | 0   | 1     | 0  | #  | Set LC[8]          | 0:Disable |  |
| 12 | Set COM Scan<br>Function              | 0   | 0   | 1   | 0     | 0  | 0   | 0   | 1     | 1  | #  | Set CSF[0]         | 0b        |  |
| 13 | Set RAM Address<br>Control            | 0   | 0   | 1   | 0     | 0  | 0   | 1   | #     | #  | #  | Set AC[2:0]        | 001b      |  |
| 14 | Set Display mode                      | 0   | 0   | 1   | 0     | 0  | 1   | 0   | 1     | #  | #  | Set DC[5:4]        | 00b       |  |
| 15 | Set Line Rate                         | 0   | 0   | 1   | 0     | 1  | 0   | 0   | 0     | #  | #  | Set LC[3:2]        | 10b       |  |
| 16 | Set All-Pixel-ON                      | 0   | 0   | 1   | 0     | 1  | 0   | 0   | 1     | 0  | #  | Set DC[1]          | 0b        |  |
| 17 | Set Inverse Display                   | 0   | 0   | 1   | 0     | 1  | 0   | 0   | 1     | 1  | #  | Set DC[0]          | 0b        |  |
| 18 | Set LCD Mapping<br>Control            | 0   | 0   | 1   | 1     | 0  | 0   | 0   | #     | #  | 0  | Set LC[1:0]        | 00b       |  |
|    | Set N-Line Inversion                  | 0   | 0   | 1   | 1     | 0  | 0   | 1   | 0     | 0  | 0  |                    |           |  |
| 19 | (double-byte command)                 | 1   | 0   | 0   | #     | #  | #   | #   | #     | #  | #  | Set NIV[6:0]       | 00H       |  |
|    | Set Display Enable                    | 0   | 0   | 1   | 1     | 0  | 0   | 1   | 0     | 0  | 1  | 0-4-0-070-07       | 401       |  |
| 20 | (double-byte command)                 | 1   | 0   | 1   | 0     | 1  | 0   | 1   | 1     | #  | #  | Set DC[3:2]        | 10b       |  |
| 21 | Set LCD Gray Shade 1                  | 0   | 0   | 1   | 1     | 0  | 1   | 0   | 0     | #  | #  | Set LC[5:4]        | 01b       |  |
| 22 | Set LCD Gray Shade 2                  | 0   | 0   | 1   | 1     | 0  | 1   | 0   | 1     | #  | #  | Set LC[7:6]        | 10b       |  |

#### DISPLAY CONTROL COMMANDS ...continued

|    | Command                                | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Action            | Default   |
|----|----------------------------------------|-----|-----|----|----|----|----|----|----|----|----|-------------------|-----------|
| 23 | System Reset                           | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 1  | System Reset      | N/A       |
| 23 | (double-byte command)                  | 1   | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 0  | System Reset      | IN/A      |
| 24 | NOP                                    | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 1  | No operation      | N/A       |
| 25 | Set Test Control                       | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1  | Т  | Т  | For testing only. | N/A       |
| 25 | (double-byte command)                  | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  | Do not use.       | IN/A      |
| 26 | Set LCD Bias Ratio                     | 0   | 0   | 1  | 1  | 1  | 0  | 1  | 0  | #  | #  | Set BR[1:0]       | 11b:12    |
| 27 | Reset Cursor Update<br>Mode            | 0   | 0   | 1  | 1  | 1  | 0  | 1  | 1  | 1  | 0  | AC[4]=0,CA=CR     | N/A       |
| 28 | Set Cursor Update<br>Mode              | 0   | 0   | 1  | 1  | 1  | 0  | 1  | 1  | 1  | 1  | AC[4]=1.CR=CA     | N/A       |
| 20 | Set COM End                            | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 1  | C-+ CENI7-01      | 450       |
| 29 | (double-byte command)                  | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  | Set CEN[7:0]      | 159       |
| 30 | Set Partial Display Start              | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | Cat DCTI7:01      | 0         |
| 30 | (double-byte command)                  | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  | Set DST[7:0]      | 0         |
| 31 | Set Partial Display End                | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | Set DENIZ-01      | 150       |
| 31 | (double-byte command)                  | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  | Set DEN[7:0]      | 159       |
| 32 | Set Window<br>Programming Starting     | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | Set WPC0[7:0]     | 0         |
| 32 | Column Address                         | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  | Set WPC0[7.0]     |           |
| 33 | Set Window<br>Programming Starting     | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 1  | 0  | 1  | Set WPP0[5:0]     | 0         |
| 33 | Page Address                           | 1   | 0   | 0  | 0  | #  | #  | #  | #  | #  | #  | Set WFF0[5.0]     |           |
| 34 | Set Window<br>Programming Ending       | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 1  | 1  | 0  | Set WPC1[7:0]     | 239       |
| 34 | Column Address                         | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  | Set WFC I[7:0]    |           |
| 35 | Set Window<br>Programming Ending       | 0   | 0   | 1  | 1  | 1  | 1  | 0  | 1  | 1  | 1  | Set WPP1[5:0]     | 39        |
| 33 | Page Address                           | 1   | 0   | 0  | 0  | #  | #  | #  | #  | #  | #  | 3et WFF 1[3.0]    | 39        |
| 36 | Enable Window<br>Program               | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | #  | Set AC[3]         | 0:Disable |
| 37 | Set MTP Operation control (double-byte | 0   | 0   | 1  | 0  | 1  | 1  | 1  | 0  | 0  | 0  | Set MTPC[4:0]     | 10H       |
| 31 | command)                               | 1   | 0   | 0  | 0  | 0  | #  | #  | #  | #  | #  | 3et WTF 0[4.0]    | 1011      |
| 38 | Set MTP Write Mask                     | 0   | 0   | 1  | 0  | 1  | 1  | 1  | 0  | 0  | 1  | Set MTPM[5:0]     | 00H       |
| 30 | (double-byte command)                  | 1   | 0   | 0  | 0  | #  | #  | #  | #  | #  | #  | Set MTT M[5.0]    | 0011      |
| 39 | Set MTP Read                           | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 0  | Set RV[7:0]       | 00H       |
| 33 | Potentiometer                          | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  | (BR=00b)          | 0011      |
| 40 | Set MTP<br>Program/Erase               | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 1  | Set WV[7:0]       | 46H       |
| 70 | Potentiometer                          | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  | (BR=10b)          | 46H       |
| 41 | Set MTP Write Timer                    | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | Set WT[7:0]       | 40H       |
| 71 | (double-byte command)                  | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  | GG: W 1[7.0]      | 7011      |
| 42 | Set MTP Read Timer                     | 0   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | Set RT[7:0]       | 03H       |
| 72 | (double-byte command)                  | 1   | 0   | #  | #  | #  | #  | #  | #  | #  | #  | 5500000           | 5511      |

#### Notes:

- 1. Please refer to UC1638c datasheet for details.
- 2. Any bit patterns other than the commands listed above may result in undefined behavior.
- 3. MTP function is disabled for this lcm.

#### 5. CONNECTION WITH MPU

This lcm supports two parallel bus protocols (8080 or 6800 in 8-bit bus width) and three serial bus protocols (4/3-wire SPI and  $I^2C$ ). Designers can either use parallel bus to achieve high data transfer rate, or use serial bus to save the I/O terminals. The interface bus mode is determined by BM[1:0] and D1 by the following relationship.

| Вι             | ıs type  | 8080  | 6800               | S8(4-wire)  | S9(3-wire)  | I <sup>2</sup> C(2-wire) |
|----------------|----------|-------|--------------------|-------------|-------------|--------------------------|
| 1              | Vidth    | 8-bit | 8-bit 8-bit Serial |             |             |                          |
| А              | ccess    | Read  | /Write             | Read(status | only)/Write | Read/Write               |
|                | BM[1:0]  | 10    | 11                 | 00          | 01          | 00                       |
|                | /CS(CS0) |       | Chip               | Select      |             | A2                       |
|                | CD       |       | Contro             | ol/Data     | 0           |                          |
|                | /WR(R/W) | /WR   | R/W                |             |             |                          |
| Control        | /RD(E)   | /RD   | Е                  |             | 0           |                          |
| & Data<br>Pins | D[7:6]   | Data  | Data               | A           | -           |                          |
|                | D[5:3]   | Data  | Data               | D5/D4       | 1=SDAO, D3= | =SDAI                    |
|                | D[2]     | Data  | Data               |             |             |                          |
|                | D[1]     | Data  | Data               | 0           | 1           | 1                        |
|                | D[0]     | Data  | Data               | SCK         |             |                          |

Note: CS1(A3) is internally fixed to "H".



a. 8080 8-bit parallel interface



b. 6800 8-bit parallel interface



c. 4-wire SPI (S8) interface



d. 3-wire SPI (S9) interface



e. 2-wire SPI (I2C) interface

## 6. INITIALIZATION AND POWER OFF

6.1 Power on Initialization Sequence

| No. | Command                             | Operation                                                                                                                                                                                                                                                        |
|-----|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | Power on                            | Power on. Wait 3ms until VDD is stabilized                                                                                                                                                                                                                       |
| 2   | Reset                               | <ul> <li>a. Set /RST= "L"</li> <li>b. Wait 5ms</li> <li>c. Set /RST="H"</li> <li>d. Wait 150ms, then start the below initialization commands.</li> </ul>                                                                                                         |
| 3   | Set Temperature Compensation: 24H   | TC[2:0]=100b: -0.05%/°C (Compensation coefficient)                                                                                                                                                                                                               |
| 4   | Set LCD Mapping<br>Control: C4H     | LC1(MY)=1b: COM reverse<br>LC0(MX)=0b: SEG normal                                                                                                                                                                                                                |
| 5   | Set Line Rate: A2H                  | LC[3:2]=10b: 12.8klps (On/Off mode)                                                                                                                                                                                                                              |
| 6   | Set Pump Control: 2DH               | PC=1b: Internal VLCD (10x charge pump)                                                                                                                                                                                                                           |
| 7   | Set LCD Bias Ratio: EAH             | BR[1:0]=10b: 1/11 bias                                                                                                                                                                                                                                           |
| 8   | Set VBIAS Potentiometer:<br>81H, 93 | PM[7:0]=93. 93 is a reference value, modify this value to get the best display contrast. Because of the manufacturing dispersion of LCD modules, potentiometer (PM[7:0]) value may need be changed to match the driving voltage (VLCD) of different LCD modules. |
| 9   | Set RAM Address<br>Control: 89H     | AC[2:0]=001b: CA (column address) increases (+1) first until CA reaches CA boundary, then PA (page address) will increase by (+1). CA or PA will restart when reaching the boundary.                                                                             |
| 10  | Set COM Scan Function: 86H          | CFS=0b: Interlace scan                                                                                                                                                                                                                                           |
| 11  | Set Partial Display<br>Control: 85H | LC8=1b: Enable partial display function                                                                                                                                                                                                                          |
| 12  | Set COM End: F1H, 159               | CEN[7:0]=159                                                                                                                                                                                                                                                     |
| 13  | Set Partial Display Start: F2H, 64  | DST[7:0]=64, starts from COM65                                                                                                                                                                                                                                   |
| 14  | Set Partial Display End: F3H, 159   | DEN[7:0]=159, ends with COM160                                                                                                                                                                                                                                   |
| 15  | Set Display Mode: 95H               | DC[5:4]=01b: 1 bit per pixel, pattern 0                                                                                                                                                                                                                          |
| 16  | Set Display Enable:<br>C9H, ADH     | DC[3:2]=01b: B/W mode, display on                                                                                                                                                                                                                                |
| 17  | Wait 10ms                           | Wait for internal DC-DC converter stabilized                                                                                                                                                                                                                     |
| 18  | End of initialization               |                                                                                                                                                                                                                                                                  |

## **6.2 Power off Sequence**

| No. | Command                         | Description                            |
|-----|---------------------------------|----------------------------------------|
| 1   | Optional status                 | Normal operation                       |
| 2   | Set Display Enable:<br>C9H, ACH | DC[3:2]=00b: B/W mode, display disable |
| 3   | Wait 1ms                        | Drain DC-DC converter capacitors       |
| 4   | Power off                       | Power off                              |

## 7. ELECTRO-OPTICAL CHARACTERISTICS (Ta=25°C)

| Item           | Symbol    | Condition   | Min. | Тур. | Max. | Unit | Note         |
|----------------|-----------|-------------|------|------|------|------|--------------|
| View Angle     | Ф2-Ф1     | Cr≥2 , θ=0° | -    | 70   | -    | Deg  | Note1, Note2 |
| Contrast Ratio | Cr        | Ф=0°,θ=0°   | 3    | -    | -    | -    | Note3        |
| Decrees Time   | tr (rise) | Ф=0°,θ=0°   | -    | 200  | -    | ms   | Neted        |
| Response Time  | tf (fall) | Ф=0°,θ=0°   | -    | 250  | -    | ms   | Note4        |



Note1: Definition of viewing angle  $\phi$ ,  $\theta$ 



Note2: Definition of viewing angle range  $\phi 1,\, \phi 2$ 



Contrast Ratio =  $\frac{\text{Brightness of non-selected dot (B1)}}{\text{Brightness of selected dot (B2)}}$ 

Note3: Definition of contrast ratio (positive type)



Note3: Definition of response time

œ

DIMENSIONAL OUTLINE

#### 87.0(PCB) 82.0±0.3 MAX 9.5 5.5 8.5 10.69 P2.54X(20-1)=48.2619.5 $5.0 \pm 0.3$ 2 Ni. -20-ø1.0 <sub>| CN1</sub> 20 8.0 20 6.5 6. 8 **3** FFC Connector (Top Contact) -C160,S49 57.0±0.5(PCB) 50.0±0.3(LED) P1.0X19 34.0±0.3 32.62(A.A.) 37.0(V.A.) 192X96 DOTS 30.0±0. CN3 C65,S240- $\bigcirc$ $6 - \emptyset 3.0$ **23 3** 0 0 1.2 65.26(A.A.) 10.87 C160 C159 8.5 70.0(V.A.) LCD PANEL 0.32 76.0(LED) 192X96 DOTS 0.34 C66 82.0±0.3 S240 -C66 S49 S240 C65 C160 UC1638c C159 SCALE 10:1 WIRING PATTERN PIN NO. 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17-20 /RD(E) CN1/CN2 VSS VDD LEDA CD /CS /RST DO(SCK) D1 D2 D3(SDAI) D4(SDAO) D5(SDAO) D6(ACK) D7(ACK) NC Note: LEDK is connected to VSS on PCB LCM OUTLINE DIMENSION DWN. LYJ CHK. LY PART NO. LG192962-D APPD. DWG. NO. LG192962-D-WXA A New issue 2016.06.27 REV. UNIT PROJECTION ⊕ € 1 OF 1 REV. DESCRIPTION DATE 2016.06.27 SCALE SHEET

#### 9. LCD MODULE NUMBERING SYSTEM

L G 192 96 2 - F F D W H 6 V - V33 (1) (2) (3) (4) (5) (6) (7) (8) (9) (10) (11) (12) (13)

- (1) Brand
- (2) Module type
  - C Character module
  - G Graphic module
- (3) Display format

Character module: Number of characters per line, two digits XX

Graphic module : Number of columns, three digits XXX

(4) Display format

Character module: Number of lines, one digit X

Graphic module : Number of rows, two or three digits XX or XXX

- (5) Development number : One or two digits X or XX
- (6) LCD mode

**T** - TN Positive, Gray **N** - TN Negative, Blue

**S** - STN Positive, Yellow green **G** - STN Positive, Gray

**B** - STN Negative, Blue **F** - FSTN Positive, White

**K** - FSTN Negative, Black **L** - FSTN Negative, Blue

**Q** - FFSTN Negative, Black

(7) Polarizer mode

**R** - Reflective **F** - Transflective **M** - Transmissive

(8) Backlight type

N - Without backlight L - Array LED D - Edge light LED E - EL C - CCFL

(9) Backlight color

Y - Yellow green B - Blue W - White G - Green

A - Amber R - Red M - Multi color N or Nil - Without backlight

(10) Operating temperature range

**S** - Standard temperature (0 to +50 °C) **H** - Extended temperature (-20 to +70 °C)

(11) Viewing direction

**3** - 3:00 **6** - 6:00 **9** - 9:00 **U** - 12:00

(12) DC-DC Converter

N or Nil - Without DC-DC converter V - Built in DC-DC converter

(13) Version code

V33 - 3.3V for VDD and LED backlight

#### 10. PRECAUTIONS FOR USE OF LCD MODULE

#### 10.1 Handing Precautions

- 1) The display panel is made of glass. Do not subject it to a mechanical shock by dropping it from a high place, etc.
- 2) If the display panel is damaged and the liquid crystal substance inside it leaks out, be sure not to get any in your mouth. If the substance comes into contact with your skin or clothes, promptly wash it off using soap and water.
- 3) Do not apply excessive force on the surface of display or the adjoining areas of LCD module since this may cause the color tone to vary.
- 4) The polarizer covering the display surface of the LCD module is soft and easily scratched. Handle this polarizer carefully.
- 5) If the display surface of LCD module becomes contaminated, blow on the surface and gently wipe it with a soft dry cloth. If it is heavily contaminated, moisten cloth with one of the following solvents.
  - · Isopropyl alcohol
  - · Ethyl alcohol

Solvents other than those mentioned above may damage the polarizer.

Especially, do not use the following:

- · Water
- · Ketone
- · Aromatic Solvents
- 6) When mounting the LCD module make sure that it is free of twisting, warping, and distortion. Distortion has great influence upon display quality. Also keep the stiffness enough regarding the outer case.
- 7) Be sure to avoid any solvent such as flux for soldering never stick to Heat-Seal. Such solvent on Heat-Seal may cause connection problem of heat-Seal and TAB.
- 8) Do not forcibly pull or bend the TAB I/O terminals.
- 9) Do not attempt to disassemble or process the LCD module.
- 10) NC terminal should be open. Do not connect anything.
- 11) If the logic circuit power is off, do not apply the input signals.
- 12) To prevent destruction of the elements by static electricity, be careful to maintain an optimum work environment.
  - · Be sure to ground the body when handling the LCD module.
  - · Tools required for assembly, such as soldering irons, must be properly grounded.
  - To reduce the amount of static electricity generated, do not conduct assembly and other work under dry conditions.
  - The LCD module is coated with a film to protect the display surface. Exercise care when peeling off this protective film since static electricity may be generated.

#### 10.2 Storage Precautions

 When storing the LCD module, avoid exposure to direct sunlight or to the light of fluorescent lamps and high temperature/high humidity. Whenever possible, the LCD module should be stored in the same conditions in which they were shipped from our company. 2) Exercise care to minimize corrosion of the electrodes. Corrosion of the electrodes is accelerated by water droplets or a current flow in a high humidity environment.

#### 10.3 Design Precautions

- 1) The absolute maximum ratings represent the rated value beyond which LCD module can not exceed. When the LCD modules are used in excess of this rated value, their operating characteristics may be adversely affected.
- 2) To prevent the occurrence of erroneous operation caused by noise, attention must be paid to satisfy VIL, VIH specification values, including taking the precaution of using signal cables that are short.
- 3) The liquid crystal display exhibits temperature dependency characteristics. Since recognition of the display becomes difficult when the LCD is used outside its designated operating temperature range, be sure to use the LCD within this range. Also, keep in mind that the LCD driving voltage levels necessary for clear displays will vary according to temperature.
- 4) Sufficiently notice the mutual noise interference occurred by peripheral devices.
- 5) To cope with EMI, take measures basically on outputting side.
- 6) If DC is impressed on the liquid crystal display panel, display definition is rapidly deteriorated by the electrochemical reaction that occurs inside the liquid crystal display panel. To eliminate the opportunity of DC impressing, be sure to maintain the AC characteristics of the input signals sent to the LCD Module.

#### 10.4 Others

- 1) Liquid crystals solidify under low temperatures (below the storage temperature range) leading to defective orientation or the generation of air bubbles (black or white).
  - Air bubbles may also be generated if the LCD module is subjected to a strong shock at a low temperature.
- 2) If the LCD modules have been operating for a long time showing the same display patterns, the display patterns may remain on the screen as ghost images and a slight contrast irregularity may also appear. A normal operating status can be regained by suspending use for some time. It should be noted that this phenomenon does not adversely affect performance reliability.
- 3) To minimize the performance degradation of the LCD modules resulting from destruction caused by static electricity, etc., exercise care to avoid touching the following sections when handling the module:
  - · Terminal electrode sections.
  - · Part of pattern wiring on TAB, etc.