Skip to content

Commit a0bc67e

Browse files
committed
[Hexagon] Enable IAS in the Hexagon backend
Reviewed By: kparzysz Differential Revision: https://reviews.llvm.org/D123096
1 parent dd2362a commit a0bc67e

9 files changed

+11
-12
lines changed

llvm/lib/Target/Hexagon/MCTargetDesc/HexagonMCAsmInfo.cpp

-1
Original file line numberDiff line numberDiff line change
@@ -34,5 +34,4 @@ HexagonMCAsmInfo::HexagonMCAsmInfo(const Triple &TT) {
3434
UsesELFSectionDirectiveForBSS = true;
3535
ExceptionsType = ExceptionHandling::DwarfCFI;
3636
UseLogicalShr = false;
37-
UseIntegratedAssembler = false;
3837
}

llvm/test/CodeGen/Hexagon/inline-asm-hexagon.ll

+1-1
Original file line numberDiff line numberDiff line change
@@ -1,4 +1,4 @@
1-
; RUN: llc -march=hexagon < %s | FileCheck %s
1+
; RUN: llc -march=hexagon -no-integrated-as < %s | FileCheck %s
22

33
target triple = "hexagon"
44

llvm/test/CodeGen/Hexagon/inline-asm-i1.ll

+1-1
Original file line numberDiff line numberDiff line change
@@ -1,6 +1,6 @@
11
; RUN: llc -march=hexagon < %s | FileCheck %s
22
; CHECK: r[[REG0:[0-9]+]] = usr
3-
; CHECK: [[REG0]] = insert(r{{[0-9]+}}, #1, #16)
3+
; CHECK: [[REG0]] = insert(r{{[0-9]+}},#1,#16)
44

55
target triple = "hexagon"
66

llvm/test/CodeGen/Hexagon/inline-asm-qv.ll

+1-1
Original file line numberDiff line numberDiff line change
@@ -1,4 +1,4 @@
1-
; RUN: llc -march=hexagon < %s | FileCheck %s
1+
; RUN: llc -march=hexagon -no-integrated-as < %s | FileCheck %s
22

33
; Check that constraints q and v are handled correctly.
44
; CHECK: q{{.}} = vgtw(v{{.}}.w,v{{.}}.w)

llvm/test/CodeGen/Hexagon/rdf-inline-asm-fixed.ll

+3-3
Original file line numberDiff line numberDiff line change
@@ -1,9 +1,9 @@
11
; RUN: llc -march=hexagon < %s | FileCheck %s
22
; CHECK: r0 = #24
3-
; CHECK-NEXT: r1 =
3+
; CHECK: r1 =
44
; // R2 should be assigned a value from R3+.
5-
; CHECK-NEXT: r2 = r{{[3-9]}}
6-
; CHECK-NEXT: trap0
5+
; CHECK: r2 = r{{[3-9]}}
6+
; CHECK: trap0
77

88
target datalayout = "e-m:e-p:32:32:32-i64:64:64-i32:32:32-i16:16:16-i1:8:8-f64:64:64-f32:32:32-v64:64:64-v32:32:32-a:0-n16:32"
99
target triple = "hexagon"

llvm/test/CodeGen/Hexagon/v6-inlasm1.ll

+1-1
Original file line numberDiff line numberDiff line change
@@ -1,5 +1,5 @@
11
; RUN: llc -march=hexagon -O2 -disable-hexagon-shuffle=1 < %s | FileCheck %s
2-
; CHECK: vmemu(r{{[0-9]+}}) = v{{[0-9]*}};
2+
; CHECK: vmemu(r{{[0-9]+}}+#0) = v{{[0-9]*}}
33

44
target triple = "hexagon"
55

llvm/test/CodeGen/Hexagon/v6-inlasm2.ll

+1-1
Original file line numberDiff line numberDiff line change
@@ -1,5 +1,5 @@
11
; RUN: llc -march=hexagon -O2 -disable-hexagon-shuffle=1 < %s | FileCheck %s
2-
; CHECK: vmemu(r{{[0-9]+}}) = v{{[0-9]*}};
2+
; CHECK: vmemu(r{{[0-9]}}+#0) = v{{[0-9]*}}
33

44
target triple = "hexagon"
55

llvm/test/CodeGen/Hexagon/v6-inlasm3.ll

+1-1
Original file line numberDiff line numberDiff line change
@@ -1,5 +1,5 @@
11
; RUN: llc -march=hexagon -O2 -disable-hexagon-shuffle=1 < %s | FileCheck %s
2-
; CHECK: vmemu(r{{[0-9]+}}) = v{{[0-9]*}}
2+
; CHECK: vmemu(r{{[0-9]}}+#0) = v{{[0-9]*}}
33

44
target triple = "hexagon"
55

llvm/test/CodeGen/Hexagon/v6vec-vprint.ll

+2-2
Original file line numberDiff line numberDiff line change
@@ -1,5 +1,5 @@
1-
; RUN: llc -march=hexagon -mcpu=hexagonv60 -mattr=+hvxv60,hvx-length64b -disable-hexagon-shuffle=0 -O2 -enable-hexagon-vector-print < %s | FileCheck --check-prefix=CHECK %s
2-
; RUN: llc -march=hexagon -mcpu=hexagonv60 -mattr=+hvxv60,hvx-length64b -disable-hexagon-shuffle=0 -O2 -enable-hexagon-vector-print -trace-hex-vector-stores-only < %s | FileCheck --check-prefix=VSTPRINT %s
1+
; RUN: llc -no-integrated-as -march=hexagon -mcpu=hexagonv60 -mattr=+hvxv60,hvx-length64b -disable-hexagon-shuffle=0 -O2 -enable-hexagon-vector-print < %s | FileCheck --check-prefix=CHECK %s
2+
; RUN: llc -no-integrated-as -march=hexagon -mcpu=hexagonv60 -mattr=+hvxv60,hvx-length64b -disable-hexagon-shuffle=0 -O2 -enable-hexagon-vector-print -trace-hex-vector-stores-only < %s | FileCheck --check-prefix=VSTPRINT %s
33
; generate .long XXXX which is a vector debug print instruction.
44
; CHECK: .long 0x1dffe0
55
; CHECK: .long 0x1dffe0

0 commit comments

Comments
 (0)