-
Notifications
You must be signed in to change notification settings - Fork 0
/
test.vhd
108 lines (90 loc) · 2.61 KB
/
test.vhd
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
--------------------------------------------------------------------------------
-- Company:
-- Engineer:
--
-- Create Date: 02:31:24 08/27/2015
-- Design Name:
-- Module Name: /home/eran/midimux/test.vhd
-- Project Name: midimux
-- Target Device:
-- Tool versions:
-- Description:
--
-- VHDL Test Bench Created by ISE for module: main
--
-- Dependencies:
--
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
--
-- Notes:
-- This testbench has been automatically generated using types std_logic and
-- std_logic_vector for the ports of the unit under test. Xilinx recommends
-- that these types always be used for the top-level I/O of a design in order
-- to guarantee that the testbench will bind correctly to the post-implementation
-- simulation model.
--------------------------------------------------------------------------------
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
--USE ieee.numeric_std.ALL;
ENTITY test IS
END test;
ARCHITECTURE behavior OF test IS
-- Component Declaration for the Unit Under Test (UUT)
COMPONENT main
PORT(
midi1_in : IN std_logic;
midi1_out : OUT std_logic;
midi2_in : IN std_logic;
midi2_out : OUT std_logic;
spi_cs : IN std_logic;
spi_clk : IN std_logic;
spi_mosi : IN std_logic;
spi_miso : OUT std_logic
);
END COMPONENT;
--Inputs
signal midi1_in : std_logic := '0';
signal midi2_in : std_logic := '0';
signal spi_cs : std_logic := '0';
signal spi_clk : std_logic := '0';
signal spi_mosi : std_logic := '0';
--Outputs
signal midi1_out : std_logic;
signal midi2_out : std_logic;
signal spi_miso : std_logic;
-- Clock period definitions
constant spi_clk_period : time := 10 ns;
BEGIN
-- Instantiate the Unit Under Test (UUT)
uut: main PORT MAP (
midi1_in => midi1_in,
midi1_out => midi1_out,
midi2_in => midi2_in,
midi2_out => midi2_out,
spi_cs => spi_cs,
spi_clk => spi_clk,
spi_mosi => spi_mosi,
spi_miso => spi_miso
);
-- Clock process definitions
spi_clk_process :process
begin
spi_clk <= '0';
wait for spi_clk_period/2;
spi_clk <= '1';
wait for spi_clk_period/2;
end process;
-- Stimulus process
stim_proc: process
begin
-- hold reset state for 100 ns.
wait for 100 ns;
wait for spi_clk_period*10;
-- insert stimulus here
wait;
end process;
END;