-
Notifications
You must be signed in to change notification settings - Fork 12.2k
Commit
This commit does not belong to any branch on this repository, and may belong to a fork outside of the repository.
Reduced test case for #58811.
- Loading branch information
Showing
1 changed file
with
108 additions
and
0 deletions.
There are no files selected for viewing
108 changes: 108 additions & 0 deletions
108
llvm/test/Transforms/LoopVectorize/pr58811-scev-expansion.ll
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,108 @@ | ||
; NOTE: Assertions have been autogenerated by utils/update_test_checks.py | ||
; RUN: opt -passes=loop-vectorize -force-vector-width=4 -force-vector-interleave=1 -S %s | FileCheck %s | ||
|
||
; REQUIRES: asserts | ||
; XFAIL: * | ||
|
||
define void @test1_pr58811() { | ||
; CHECK-LABEL: @test1_pr58811( | ||
; CHECK-NEXT: entry: | ||
; CHECK-NEXT: br label [[LOOP_1_PREHEADER:%.*]] | ||
; CHECK: loop.1.preheader: | ||
; CHECK-NEXT: [[IV_1_PH:%.*]] = phi i32 [ [[SUB93_2:%.*]], [[UNREACHABLE_BB:%.*]] ], [ 0, [[ENTRY:%.*]] ] | ||
; CHECK-NEXT: [[TMP0:%.*]] = sub i32 0, [[IV_1_PH]] | ||
; CHECK-NEXT: br label [[LOOP_1:%.*]] | ||
; CHECK: loop.1: | ||
; CHECK-NEXT: [[INDUCTION_IV:%.*]] = phi i32 [ [[INDUCTION_IV_NEXT:%.*]], [[LOOP_1]] ], [ [[TMP0]], [[LOOP_1_PREHEADER]] ] | ||
; CHECK-NEXT: [[IV_1:%.*]] = phi i32 [ [[IV_1_NEXT:%.*]], [[LOOP_1]] ], [ [[IV_1_PH]], [[LOOP_1_PREHEADER]] ] | ||
; CHECK-NEXT: [[IV_2:%.*]] = phi i32 [ [[IV_2_NEXT:%.*]], [[LOOP_1]] ], [ 0, [[LOOP_1_PREHEADER]] ] | ||
; CHECK-NEXT: [[TMP1:%.*]] = mul nuw nsw i32 [[IV_2]], -1 | ||
; CHECK-NEXT: [[IV_2_NEXT]] = add i32 [[IV_2]], 1 | ||
; CHECK-NEXT: [[IV_1_NEXT]] = add i32 [[IV_2]], [[IV_1]] | ||
; CHECK-NEXT: [[INDUCTION_IV_NEXT]] = add i32 [[INDUCTION_IV]], [[TMP1]] | ||
; CHECK-NEXT: br i1 false, label [[LOOP_1]], label [[LOOP_2_PREHEADER:%.*]] | ||
; CHECK: loop.2.preheader: | ||
; CHECK-NEXT: [[INDUCTION_IV_LCSSA2:%.*]] = phi i32 [ [[INDUCTION_IV]], [[LOOP_1]] ] | ||
; CHECK-NEXT: [[INDUCTION_IV_LCSSA:%.*]] = phi i32 [ [[INDUCTION_IV]], [[LOOP_1]] ] | ||
; CHECK-NEXT: [[IV_1_LCSSA:%.*]] = phi i32 [ [[IV_1]], [[LOOP_1]] ] | ||
; CHECK-NEXT: br i1 false, label [[SCALAR_PH:%.*]], label [[VECTOR_PH:%.*]] | ||
; CHECK: vector.ph: | ||
; CHECK-NEXT: [[IND_END:%.*]] = mul i32 196, [[INDUCTION_IV_LCSSA]] | ||
; CHECK-NEXT: br label [[VECTOR_BODY:%.*]] | ||
; CHECK: vector.body: | ||
; CHECK-NEXT: [[INDEX:%.*]] = phi i32 [ 0, [[VECTOR_PH]] ], [ [[INDEX_NEXT:%.*]], [[VECTOR_BODY]] ] | ||
; CHECK-NEXT: [[OFFSET_IDX:%.*]] = mul i32 [[INDEX]], [[INDUCTION_IV_LCSSA2]] | ||
; CHECK-NEXT: [[TMP2:%.*]] = mul i32 0, [[INDUCTION_IV_LCSSA2]] | ||
; CHECK-NEXT: [[TMP3:%.*]] = add i32 [[OFFSET_IDX]], [[TMP2]] | ||
; CHECK-NEXT: [[TMP4:%.*]] = mul i32 1, [[INDUCTION_IV_LCSSA2]] | ||
; CHECK-NEXT: [[TMP5:%.*]] = add i32 [[OFFSET_IDX]], [[TMP4]] | ||
; CHECK-NEXT: [[TMP6:%.*]] = mul i32 2, [[INDUCTION_IV_LCSSA2]] | ||
; CHECK-NEXT: [[TMP7:%.*]] = add i32 [[OFFSET_IDX]], [[TMP6]] | ||
; CHECK-NEXT: [[TMP8:%.*]] = mul i32 3, [[INDUCTION_IV_LCSSA2]] | ||
; CHECK-NEXT: [[TMP9:%.*]] = add i32 [[OFFSET_IDX]], [[TMP8]] | ||
; CHECK-NEXT: [[INDEX_NEXT]] = add nuw i32 [[INDEX]], 4 | ||
; CHECK-NEXT: [[TMP10:%.*]] = icmp eq i32 [[INDEX_NEXT]], 196 | ||
; CHECK-NEXT: br i1 [[TMP10]], label [[MIDDLE_BLOCK:%.*]], label [[VECTOR_BODY]], !llvm.loop [[LOOP0:![0-9]+]] | ||
; CHECK: middle.block: | ||
; CHECK-NEXT: [[CMP_N:%.*]] = icmp eq i32 199, 196 | ||
; CHECK-NEXT: [[IND_ESCAPE:%.*]] = mul i32 195, [[INDUCTION_IV_LCSSA2]] | ||
; CHECK-NEXT: br i1 [[CMP_N]], label [[LOOP_3_PREHEADER:%.*]], label [[SCALAR_PH]] | ||
; CHECK: scalar.ph: | ||
; CHECK-NEXT: [[BC_RESUME_VAL:%.*]] = phi i16 [ 196, [[MIDDLE_BLOCK]] ], [ 0, [[LOOP_2_PREHEADER]] ] | ||
; CHECK-NEXT: [[BC_RESUME_VAL1:%.*]] = phi i32 [ [[IND_END]], [[MIDDLE_BLOCK]] ], [ 0, [[LOOP_2_PREHEADER]] ] | ||
; CHECK-NEXT: br label [[LOOP_2:%.*]] | ||
; CHECK: loop.2: | ||
; CHECK-NEXT: [[IV_3:%.*]] = phi i16 [ [[IV_3_NEXT:%.*]], [[LOOP_2]] ], [ [[BC_RESUME_VAL]], [[SCALAR_PH]] ] | ||
; CHECK-NEXT: [[IV_4:%.*]] = phi i32 [ [[IV_4_NEXT:%.*]], [[LOOP_2]] ], [ [[BC_RESUME_VAL1]], [[SCALAR_PH]] ] | ||
; CHECK-NEXT: [[IV_4_NEXT]] = sub i32 [[IV_4]], [[IV_1_LCSSA]] | ||
; CHECK-NEXT: [[IV_3_NEXT]] = add i16 [[IV_3]], 1 | ||
; CHECK-NEXT: [[CMP88_1:%.*]] = icmp ult i16 [[IV_3]], 198 | ||
; CHECK-NEXT: br i1 [[CMP88_1]], label [[LOOP_2]], label [[LOOP_3_PREHEADER]], !llvm.loop [[LOOP3:![0-9]+]] | ||
; CHECK: loop.3.preheader: | ||
; CHECK-NEXT: [[IV_4_LCSSA:%.*]] = phi i32 [ [[IV_4]], [[LOOP_2]] ], [ [[IND_ESCAPE]], [[MIDDLE_BLOCK]] ] | ||
; CHECK-NEXT: br label [[LOOP_3:%.*]] | ||
; CHECK: loop.3: | ||
; CHECK-NEXT: [[IV_5:%.*]] = phi i32 [ [[SUB93_2]], [[LOOP_3]] ], [ 0, [[LOOP_3_PREHEADER]] ] | ||
; CHECK-NEXT: [[SUB93_2]] = sub i32 [[IV_5]], [[IV_4_LCSSA]] | ||
; CHECK-NEXT: br label [[LOOP_3]] | ||
; CHECK: unreachable.bb: | ||
; CHECK-NEXT: br label [[LOOP_1_PREHEADER]] | ||
; | ||
entry: | ||
br label %loop.1.preheader | ||
|
||
loop.1.preheader: | ||
%iv.1.ph = phi i32 [ %sub93.2, %unreachable.bb ], [ 0, %entry ] | ||
br label %loop.1 | ||
|
||
loop.1: | ||
%iv.1 = phi i32 [ %iv.1.next, %loop.1 ], [ %iv.1.ph, %loop.1.preheader ] | ||
%iv.2 = phi i32 [ %iv.2.next, %loop.1 ], [ 0, %loop.1.preheader ] | ||
%iv.2.next = add i32 %iv.2, 1 | ||
%iv.1.next = add i32 %iv.2, %iv.1 | ||
br i1 false, label %loop.1, label %loop.2.preheader | ||
|
||
loop.2.preheader: | ||
%iv.1.lcssa = phi i32 [ %iv.1, %loop.1 ] | ||
br label %loop.2 | ||
|
||
loop.2: | ||
%iv.3 = phi i16 [ %iv.3.next, %loop.2 ], [ 0, %loop.2.preheader ] | ||
%iv.4 = phi i32 [ %iv.4.next, %loop.2 ], [ 0, %loop.2.preheader ] | ||
%iv.4.next = sub i32 %iv.4, %iv.1.lcssa | ||
%iv.3.next = add i16 %iv.3, 1 | ||
%cmp88.1 = icmp ult i16 %iv.3, 198 | ||
br i1 %cmp88.1, label %loop.2, label %loop.3.preheader | ||
|
||
loop.3.preheader: | ||
%iv.4.lcssa = phi i32 [ %iv.4, %loop.2 ] | ||
br label %loop.3 | ||
|
||
loop.3: | ||
%iv.5 = phi i32 [ %sub93.2, %loop.3 ], [ 0, %loop.3.preheader ] | ||
%sub93.2 = sub i32 %iv.5, %iv.4.lcssa | ||
br label %loop.3 | ||
|
||
unreachable.bb: ; No predecessors! | ||
br label %loop.1.preheader | ||
} |