You signed in with another tab or window. Reload to refresh your session.You signed out in another tab or window. Reload to refresh your session.You switched accounts on another tab or window. Reload to refresh your session.Dismiss alert
Never used the full complexity of the module (main reason is that we lack efficient design algorithms to place 24 poles and 24 zeros in a meaningful way)
-> allows to combine two inputs or outputs in a highly frequency-dependent fashion, seems more useful, allows to turn off one IIR easier
-> costs a few FPGA resources
The text was updated successfully, but these errors were encountered:
lneuhaus
changed the title
Divide IIR module into two modules with half their complexity
Divide IIR module into two modules with half the original complexity
Feb 2, 2017
Never used the full complexity of the module (main reason is that we lack efficient design algorithms to place 24 poles and 24 zeros in a meaningful way)
-> allows to combine two inputs or outputs in a highly frequency-dependent fashion, seems more useful, allows to turn off one IIR easier
-> costs a few FPGA resources
The text was updated successfully, but these errors were encountered: