forked from lnls-dig/openMMC
-
Notifications
You must be signed in to change notification settings - Fork 1
/
afcv3.1-bpm-clk-cfg.json
119 lines (119 loc) · 1.57 KB
/
afcv3.1-bpm-clk-cfg.json
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
{
"afc_ver": "3.1",
"in_cfg": {
"FMC2_CLK3_BIDIR": {
"POL": "POS"
},
"FMC2_CLK1_M2": {
"POL": "POS"
},
"FMC2_CLK0_M2C": {
"POL": "POS"
},
"FMC2_CLK2_BIDIR": {
"POL": "POS"
},
"TCLKB": {
"POL": "POS"
},
"TCLKA": {
"POL": "POS"
},
"TCLKC": {
"POL": "POS"
},
"TCLKD": {
"POL": "POS"
},
"FCLKA": {
"POL": "POS"
},
"FMC1_CLK3_BIDIR": {
"POL": "POS"
},
"FMC1_CLK1_M2C": {
"POL": "POS"
},
"FMC1_CLK0_M2C": {
"POL": "POS"
},
"FMC1_CLK2_BIDIR": {
"POL": "POS"
},
"WR_PLL_CLK1": {
"POL": "POS"
},
"CLK20_VCXO": {
"POL": "POS"
},
"SI57X_CLK": {
"POL": "POS"
}
},
"out_cfg": {
"TCLKD": {
"SRC": "FMC2_CLK3_BIDIR",
"EN": false
},
"TCLKC": {
"SRC": "FMC2_CLK3_BIDIR",
"EN": false
},
"TCLKA": {
"SRC": "FMC2_CLK3_BIDIR",
"EN": false
},
"TCLKB": {
"SRC": "FMC2_CLK3_BIDIR",
"EN": false
},
"FPGA_CLK1": {
"SRC": "WR_PLL_CLK1",
"EN": true
},
"FP2_CLK2": {
"SRC": "FCLKA",
"EN": false
},
"LINK01_CLK": {
"SRC": "TCLKA",
"EN": true
},
"FP2_CLK1": {
"SRC": "SI57X_CLK",
"EN": true
},
"PCIE_CLK1": {
"SRC": "FCLKA",
"EN": true
},
"LINK23_CLK": {
"SRC": "TCLKA",
"EN": false
},
"FIN1_CLK3": {
"SRC": "TCLKA",
"EN": true
},
"FIN1_CLK2": {
"SRC": "TCLKA",
"EN": true
},
"RTM_SYNC_CLK": {
"SRC": "CLK20_VCXO",
"EN": false
},
"OP15C": {
"SRC": "TCLKA",
"EN": true
},
"FIN2_CLK2": {
"SRC": "TCLKA",
"EN": true
},
"FIN2_CLK3": {
"SRC": "TCLKA",
"EN": true
}
}
}