Skip to content

Commit 2029ef3

Browse files
mariopajacfriedt
authored andcommitted
dts: bindings: clock: stm32wba pll clock add div-p
Add missing div-p division factor for pll clock and respective tests in test/clock_control/stm32_clock_configuration Signed-off-by: Mario Paja <mariopaja@hotmail.com>
1 parent 6ee8d74 commit 2029ef3

File tree

4 files changed

+10
-0
lines changed

4 files changed

+10
-0
lines changed

dts/bindings/clock/st,stm32wba-pll-clock.yaml

Lines changed: 7 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -51,6 +51,13 @@ properties:
5151
PLLx multiplication factor for VCO
5252
Valid range: 4 - 512
5353
54+
div-p:
55+
type: int
56+
required: true
57+
description: |
58+
PLLx DIVP division factor
59+
Valid range: 1 - 128
60+
5461
div-q:
5562
type: int
5663
description: |

tests/drivers/clock_control/stm32_clock_configuration/stm32wba_core/boards/clear_clocks.overlay

Lines changed: 1 addition & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -21,6 +21,7 @@
2121
&pll1 {
2222
/delete-property/ div-m;
2323
/delete-property/ mul-n;
24+
/delete-property/ div-p;
2425
/delete-property/ div-q;
2526
/delete-property/ div-r;
2627
/delete-property/ clocks;

tests/drivers/clock_control/stm32_clock_configuration/stm32wba_core/boards/pll_hse_100.overlay

Lines changed: 1 addition & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -17,6 +17,7 @@
1717
&pll1 {
1818
div-m = <8>;
1919
mul-n = <100>;
20+
div-p = <2>;
2021
div-q = <2>;
2122
div-r = <4>;
2223
clocks = <&clk_hse>;

tests/drivers/clock_control/stm32_clock_configuration/stm32wba_core/boards/pll_hse_100_ahb_50.overlay

Lines changed: 1 addition & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -17,6 +17,7 @@
1717
&pll1 {
1818
div-m = <8>;
1919
mul-n = <100>;
20+
div-p = <2>;
2021
div-q = <2>;
2122
div-r = <4>;
2223
clocks = <&clk_hse>;

0 commit comments

Comments
 (0)