Skip to content

eecsmap/fpga_project_skeleton_fa22

 
 

Folders and files

NameName
Last commit message
Last commit date

Latest commit

 

History

54 Commits
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 

Repository files navigation

EECS 151/251A FPGA Project Skeleton for Fall 2022

Specs

Please see /spec/EECS151_FPGA_Project_Fa22.pdf for the specifications. Click "More Pages" at the bottom to see the complete pdf.

Deadlines

Checkpoint 1: 3-stage RISC-V (rv32ui) Processor Block Design Diagram & Questions

Checkpoint 2: Fully functional 3-stage RISC-V (rv32ui) Processor

Checkpoint 3: Branch Predictor using Branch History Table

Checkpoint 4: Processor Optimization

Resources:

RISC-V Instruction Set Manual: https://github.com/riscv/riscv-isa-manual/releases/download/Ratified-IMAFDQC/riscv-spec-20191213.pdf

Hardware for Machine Learning: https://inst.eecs.berkeley.edu//~ee290-2

MIT Eyeriss Tutorial: http://eyeriss.mit.edu/tutorial.html

FPGA Labs FA22: https://github.com/EECS150/fpga_labs_fa22

About

No description, website, or topics provided.

Resources

License

Stars

Watchers

Forks

Releases

No releases published

Packages

No packages published

Languages

  • Verilog 49.0%
  • TeX 32.7%
  • Python 9.0%
  • C 4.7%
  • Makefile 1.9%
  • Tcl 1.8%
  • Other 0.9%