Skip to content
New issue

Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.

By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.

Already on GitHub? Sign in to your account

Add RISC V zvl flag for LLVM version 16 or greater. #7209

Merged
merged 5 commits into from
Dec 7, 2022
Merged

Conversation

zvookin
Copy link
Member

@zvookin zvookin commented Dec 7, 2022

Provides a way to configure a minimum vector length of the hardware via the target flags. Since Halide compiles to a specific vector length, passing this to the backend should provide better optimization.

@zvookin zvookin merged commit d4b4c50 into main Dec 7, 2022
@zvookin zvookin deleted the riscv_zvl_flag branch December 7, 2022 07:15
ardier pushed a commit to ardier/Halide-mutation that referenced this pull request Mar 3, 2024
Sign up for free to join this conversation on GitHub. Already have an account? Sign in to comment
Labels
None yet
Projects
None yet
Development

Successfully merging this pull request may close these issues.

2 participants