Skip to content

Commit

Permalink
ARM: sti: Implement dummy L2 cache's write_sec
Browse files Browse the repository at this point in the history
This patch implements the write_sec callback that handle PL310
secure registers writes.
This callback is just a stub for now, to avoid system crash.
Later, it could handle SMC calls so that TZ handles the needed writes.

Signed-off-by: Patrice Chotard <patrice.chotard@st.com>
  • Loading branch information
pchotard committed Jul 11, 2016
1 parent 50fdda7 commit 7b8e018
Showing 1 changed file with 9 additions and 0 deletions.
9 changes: 9 additions & 0 deletions arch/arm/mach-sti/board-dt.c
Original file line number Diff line number Diff line change
Expand Up @@ -23,6 +23,14 @@ static const char *const stih41x_dt_match[] __initconst = {
NULL
};

static void sti_l2_write_sec(unsigned long val, unsigned reg)
{
/*
* We can't write to secure registers as we are in non-secure
* mode, until we have some SMI service available.
*/
}

DT_MACHINE_START(STM, "STi SoC with Flattened Device Tree")
.dt_compat = stih41x_dt_match,
.l2c_aux_val = L2C_AUX_CTRL_SHARED_OVERRIDE |
Expand All @@ -31,4 +39,5 @@ DT_MACHINE_START(STM, "STi SoC with Flattened Device Tree")
L2C_AUX_CTRL_WAY_SIZE(4),
.l2c_aux_mask = 0xc0000fff,
.smp = smp_ops(sti_smp_ops),
.l2c_write_sec = sti_l2_write_sec,
MACHINE_END

0 comments on commit 7b8e018

Please sign in to comment.