Now preconfigured Verilog wrapper can handle config_enable
signals correctly
#556
Add this suggestion to a batch that can be applied as a single commit.
This suggestion is invalid because no changes were made to the code.
Suggestions cannot be applied while the pull request is closed.
Suggestions cannot be applied while viewing a subset of changes.
Only one suggestion per line can be applied in a batch.
Add this suggestion to a batch that can be applied as a single commit.
Applying suggestions on deleted lines is not supported.
You must change the existing code in this line in order to create a valid suggestion.
Outdated suggestions cannot be applied.
This suggestion has been applied or marked resolved.
Suggestions cannot be applied from pending reviews.
Suggestions cannot be applied on multi-line comments.
Suggestions cannot be applied while the pull request is queued to merge.
Suggestion cannot be applied right now. Please check back later.
Currently, OpenFPGA has the following limitations:
config_enable
ports of circuit models are not handled correctly in preconfigured Verilog wrapperconfig_enable
signals are designed to be pulled up/down once FPGA bitstream loading is done. In OpenFPGA architecture description, their default values are given as the initial values to be set when bitstream loading is ongoing.config_enable
signals should be set to the default values. Instead, they should be set to the opposite to the default valuesThis PR improves in the following aspects:
config_enable signals
correctly