Skip to content
Change the repository type filter

All

    Repositories list

    • Graphical Virtual SoC Development Board Builder using Verilator
      C++
      BSD 3-Clause "New" or "Revised" License
      0000Updated Nov 13, 2024Nov 13, 2024
    • Collection of C++ classes to create Verilator Testbenches
      C++
      GNU General Public License v3.0
      0200Updated Nov 2, 2024Nov 2, 2024
    • Hamming ECC Encoder and Decoder to protect memories
      SystemVerilog
      Other
      232802Updated Oct 7, 2024Oct 7, 2024
    • yosys

      Public
      Yosys Open SYnthesis Suite
      C++
      ISC License
      893001Updated Sep 24, 2024Sep 24, 2024
    • RV12

      Public
      RISC-V CPU Core
      SystemVerilog
      Other
      5028740Updated Jun 8, 2024Jun 8, 2024
    • rv_soc

      Public
      Roa Logic RISC-V SoC
      SystemVerilog
      2100Updated May 21, 2024May 21, 2024
    • AHB3 Lite SDRAM Controller
      SystemVerilog
      Other
      1100Updated May 21, 2024May 21, 2024
    • 16550 UART with APB4 Interface
      SystemVerilog
      BSD 2-Clause "Simplified" License
      1400Updated May 14, 2024May 14, 2024
    • AHB3-Lite Interconnect
      SystemVerilog
      Other
      278110Updated May 10, 2024May 10, 2024
    • Universal Advanced JTAG Debug Interface
      SystemVerilog
      111700Updated May 10, 2024May 10, 2024
    • apb_error

      Public
      APB module that always generates an error response
      SystemVerilog
      BSD 2-Clause "Simplified" License
      1100Updated May 10, 2024May 10, 2024
    • AHB module that always generates an error response
      SystemVerilog
      BSD 2-Clause "Simplified" License
      1100Updated May 10, 2024May 10, 2024
    • apb4_gpio

      Public
      General Purpose IO with APB4 interface
      SystemVerilog
      Other
      91100Updated May 10, 2024May 10, 2024
    • Multi-Technology RAM with AHB3Lite interface
      SystemVerilog
      Other
      162100Updated May 10, 2024May 10, 2024
    • apb4_mux

      Public
      APB4 Multiplexor
      SystemVerilog
      Other
      51300Updated May 10, 2024May 10, 2024
    • Parameterised Asynchronous AHB3-Lite to APB4 Bridge.
      SystemVerilog
      Other
      194111Updated May 10, 2024May 10, 2024
    • RISC-V compliant Timer IP
      SystemVerilog
      Other
      71100Updated May 10, 2024May 10, 2024
    • plic

      Public
      Platform Level Interrupt Controller
      SystemVerilog
      Other
      143550Updated May 10, 2024May 10, 2024
    • Universal JTAG TAP Controller
      SystemVerilog
      5900Updated May 9, 2024May 9, 2024
    • Common SystemVerilog package used by all RoaLogic IP with AMBA AHB3-Lite interfaces
      SystemVerilog
      111500Updated Apr 27, 2024Apr 27, 2024
    • memory

      Public
      Generic memory implementations
      SystemVerilog
      Other
      13910Updated Feb 6, 2024Feb 6, 2024
    • rltheme

      Public
      Roa Logic Theme for GitHub Pages
      TeX
      0000Updated Dec 29, 2023Dec 29, 2023
    • 8b10b

      Public
      8b10b encoder/decoder
      Scilab
      BSD 2-Clause "Simplified" License
      1000Updated Nov 25, 2023Nov 25, 2023
    • C demo code to use with the rv_soc
      C
      MIT License
      0000Updated Nov 6, 2023Nov 6, 2023
    • OpenOCD

      Public
      OpenOCD clone for porting RoaLogic Debuggers
      C
      GNU General Public License v2.0
      2000Updated Dec 1, 2021Dec 1, 2021
    • Roa Logic GitHub Pages Site (Top Level)
      SCSS
      3400Updated Nov 20, 2020Nov 20, 2020
    • VIM Syntax file for SystemVerilog
      Vim Script
      2500Updated Aug 16, 2019Aug 16, 2019
    • vga_lcd

      Public
      VGA LCD Core (OpenCores)
      Verilog
      BSD 2-Clause "Simplified" License
      61110Updated May 22, 2018May 22, 2018
    • RISC-V Instruction Set Manual
      TeX
      Creative Commons Attribution 4.0 International
      644000Updated Sep 27, 2017Sep 27, 2017
    • Eclipse Plugin for RISC-V GNU Toolchain
      Java
      4400Updated Jun 27, 2017Jun 27, 2017